Title :
Automated conversion from a LUT-based FPGA to a LUT-based MPGA with fast turnaround time
Author :
Veredas, Francisco-Javier ; Scheppler, Michael ; Pfleiderer, Hans-Joerg
Author_Institution :
Infineon Technol. AG, Munich
Abstract :
Mask programmable gate arrays (MPGAs) see a growing importance because of the increase of design cost and turnaround times in ultra-deep submicron technologies which mostly impact ASICs. Several design methodologies have been proposed in recent years for converting an evaluated field-programmable gate-array (FPGA) prototype-design into an MPGA. An automatic conversion flow is essential to success. In this paper, we present a conversion flow for a look-up table-based (LUT-based) MPGA without applying re-synthesis but preserving the gate-level netlist and reusing the placement. The resulting flow has a special routing tool and buffer insertion algorithm for timing integrity. The experimental investigations use a commercial FPGA and industrial benchmarks
Keywords :
field programmable gate arrays; logic design; table lookup; FPGA; MPGA; automated conversion; buffer insertion; design methodologies; gate-level netlist; look-up table; mask programmable gate arrays; placement reuse; special routing tool; timing integrity; turnaround times; Costs; Design methodology; Field programmable gate arrays; Logic arrays; Logic devices; Microelectronics; Production; Prototypes; Routing; Timing;
Conference_Titel :
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location :
Munich
Print_ISBN :
3-9810801-1-4
DOI :
10.1109/DATE.2006.243745