DocumentCode :
228836
Title :
Implementation of power gating circuit for standby leakage power reduction
Author :
Subhashini, R. ; Geetha, M.
Author_Institution :
VLSI Design, Kalaignar Karunanidhi Inst. of Technol., Coimbatore, India
fYear :
2014
fDate :
13-14 Feb. 2014
Firstpage :
1
Lastpage :
9
Abstract :
This paper presents a technique which is called Asynchronous Adiabatic Power gated Logic (AAPL) which combines the benefit of both asynchronous and adiabatic logic. Each pipeline stage in the AAPL consists of adiabatic logic gate and handshake controller. Adiabatic logic gate is used to perform the logic function of the stage and the handshake controller is used to communicate with the neighboring devices and provide power to logic gates. In the AAPL circuit, logic gates obtain power and turn into active only when performing useful computations, and idle logic gates are not powered and thus have negligible leakage power dissipation. The Partial Charge Reuse (PCR) mechanism can also be integrated in this paper which is used to control the charge reuse between two stages.
Keywords :
asynchronous circuits; logic gates; power aware computing; AAPL; PCR mechanism; adiabatic logic gate; asynchronous adiabatic power gated logic; asynchronous logic; handshake controller; partial charge reuse mechanism; standby leakage power dissipation; Clocks; Leakage currents; Logic gates; Pipelines; Protocols; Silicon; Transistors; Adiabatic logic gates; Asynchronous circuits; Partial Charge Reuse; Power gated logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics and Communication Systems (ICECS), 2014 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-2321-2
Type :
conf
DOI :
10.1109/ECS.2014.6892810
Filename :
6892810
Link To Document :
بازگشت