DocumentCode :
2289368
Title :
A nonlinearity digital background calibration algorithm for 2.5bit/stage pipelined ADCs with opamp sharing architecture
Author :
Fei, Yuan ; Sin, Sai-Weng ; Seng-Pan, U. ; Martins, Rui Paulo
Author_Institution :
Analog & Mixed Signal VLSI Lab., Univ. of Macau, Macao, China
fYear :
2011
fDate :
6-7 Oct. 2011
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a new digital background calibration algorithm for 2.5bits/stage pipelined analog-to-digital converters (ADCs) with opamp sharing architecture. Background calibration can extract calibration data without interrupting ADCs normal conversion operation. Digital calibration can relax the design difficulty of analog circuits of ADCs, and gains the improvement of technology scaled down. This algorithm provides a method to effectively estimate the nonlinearity of opamp, and calibrates it in digital domain. For a 10bit 2.5bit/stage pipelined ADCs with opamp sharing architecture, only one opamp need to be calibrated to achieve 10bit resolution. Simulation results show that the ENOB can be improved from 5.54b to 8.80b by the proposed algorithm.
Keywords :
analogue-digital conversion; calibration; operational amplifiers; analog-to-digital converters; nonlinearity digital background calibration algorithm; opamp sharing architecture; pipelined ADC; Algorithm design and analysis; Calibration; Gain; Mathematical model; Pipelines; Polynomials; Simulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2011 Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Macau
ISSN :
2159-2144
Print_ISBN :
978-1-4577-1608-9
Type :
conf
DOI :
10.1109/PrimeAsia.2011.6075056
Filename :
6075056
Link To Document :
بازگشت