Title :
A hardware-effective digital decimation filter implementation for 24-bit ΔΣ ADC
Author :
Ye, Yafei ; Li, Ting ; Wang, ZhiHua ; Liu, Liyuan ; Li, DongMei
Author_Institution :
Instn. of Microelectron., Tsinghua Univ., Beijing, China
Abstract :
A hardware-effective digital decimation filter implementation used in the 24-bit ΔΣ ADC for audio application is described in this paper. Composing of four comb filters and two half-band Finite Impulse Response (FIR) filters, the digital decimation filter uses multistage structure to relax the filter design. Since the multipliers are the most hardware consuming components in the digital filters, the coefficients of the FIR filters are coded by Canonical Signed Digit (CSD) which can make the filter multiplier-free. Meanwhile, time-multiplexing method is adopted in the filter to further reduce the hardware consumption. The proposed design is synthesized in 180nm CMOS process and occupies a die area of 1.44 mm2. This implementation is well suited for VLSI and can be applied to many other high resolution ΔΣ ADC.
Keywords :
CMOS digital integrated circuits; FIR filters; VLSI; analogue-digital conversion; comb filters; delta-sigma modulation; CMOS process; CSD coding; VLSI; audio application; canonical signed digit coding; comb filter; half-band FIR filter; half-band finite impulse response filter; hardware consuming component; hardware-effective digital decimation filter implementation; high resolution ΔΣ ADC; size 180 nm; time-multiplexing method; word length 24 bit; Adders; Clocks; Finite impulse response filter; Frequency response; Hardware; Layout;
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2011 Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Macau
Print_ISBN :
978-1-4577-1608-9
DOI :
10.1109/PrimeAsia.2011.6075059