• DocumentCode
    2289495
  • Title

    Comparison of RNS and optimized FIR digital filters in Xilinx FPGA´s

  • Author

    Kaluri, Kadambari ; Leong, Wen Fung ; Tan, Kah-Howe ; Johnson, Louis ; Soderstrand, Michael

  • Author_Institution
    Sch. of Electr. & Comput. Eng., Oklahoma State Univ., Stillwater, OK, USA
  • Volume
    1
  • fYear
    2001
  • fDate
    2001
  • Firstpage
    438
  • Abstract
    Highly efficient implementations of FIR digital filters in Xilinx Virtex FPGA´s are possible by using scaling, order augmentation and optimized CSD techniques for fixed coefficient multipliers. Addition of Residue Number System (RNS) arithmetic techniques to this approach results in further reduction in FPGA resources particularly when large input and output word lengths are required. RNS is particularly attractive when key operations can be carried out with Look-Up-Table (LUT) techniques using either the block or distributed RAM´s in FPGA´s or the small LUT´s available in each CLB of the Xilinx Virtex FPGA´s
  • Keywords
    FIR filters; digital filters; field programmable gate arrays; residue number systems; table lookup; CLB; FIR digital filters; FPGA resources; LUT techniques; RNS arithmetic techniques; Xilinx Virtex FPGAs; block RAMs; distributed RAMs; fixed coefficient multipliers; highly efficient implementations; look-up-table techniques; optimized CSD techniques; order augmentation; residue number system; scaling; Algebra; Codecs; Design optimization; Digital arithmetic; Digital filters; Field programmable gate arrays; Finite impulse response filter; Hardware; Table lookup; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 2001. MWSCAS 2001. Proceedings of the 44th IEEE 2001 Midwest Symposium on
  • Conference_Location
    Dayton, OH
  • Print_ISBN
    0-7803-7150-X
  • Type

    conf

  • DOI
    10.1109/MWSCAS.2001.986206
  • Filename
    986206