Title :
Low-power digital filter implementations using ternary coefficients
Author :
Hezar, R. ; Madisetti, V.K.
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
fDate :
30 Oct-1 Nov 1996
Abstract :
We propose an efficient design procedure for digital FIR filters whose coefficients are restricted to the ternary set (-1, 0, +1), cascaded by a multiplication-free architecture. A dynamic programming algorithm, minimizing the instantaneous error, is also proposed to assist in the search for the optimal ternary filter coefficient set. Power reductions in a VLSI implementation appear feasible, when compared to other published approaches
Keywords :
FIR filters; VLSI; digital filters; dynamic programming; filtering theory; VLSI implementation; digital FIR filters; digital filter design; digital signal processing; dynamic programming algorithm; instantaneous error; low power digital filter; multiplication-free architecture; optimal ternary filter coefficient set; power reductions; Decoding; Delta modulation; Digital filters; Dynamic programming; Filtering; Finite impulse response filter; Frequency; Heuristic algorithms; Transversal filters; Very large scale integration;
Conference_Titel :
VLSI Signal Processing, IX, 1996., [Workshop on]
Conference_Location :
San Francisco, CA
Print_ISBN :
0-7803-3134-6
DOI :
10.1109/VLSISP.1996.558325