DocumentCode :
2290432
Title :
C-NNAP: a dedicated platform for binary neural networks
Author :
Kennedy, John V. ; Austin, Jim ; Pack, Richard ; Cass, Bruce
Author_Institution :
Dept. of Comput. Sci., York Univ., UK
fYear :
1997
fDate :
7-9 Jul 1997
Firstpage :
161
Lastpage :
166
Abstract :
This paper describes techniques for the hardware implementation of a Correlation Matrix Memory (CMM), which is a fundamental element of a binary neural network. For large scale problems the CMM algorithm requires dedicated accelerating hardware to maintain the processing rates required. This paper describes the C-NNAP architecture, which provides processing rates nearly eight times faster than a modern 64-bit workstation. The C-NNAP architecture hosts a dedicated FPGA processor to perform the bit summing operation. The system is modular so that multiple boards can provide a more powerful platform
Keywords :
field programmable gate arrays; C-NNAP; C-NNAP architecture; Correlation Matrix Memory; FPGA processor; binary neural networks; bit summing; dedicated platform;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Artificial Neural Networks, Fifth International Conference on (Conf. Publ. No. 440)
Conference_Location :
Cambridge
ISSN :
0537-9989
Print_ISBN :
0-85296-690-3
Type :
conf
DOI :
10.1049/cp:19970720
Filename :
607511
Link To Document :
بازگشت