DocumentCode
229126
Title
Dynamic-vector execution on a general purpose EDGE chip multiprocessor
Author
Duric, Milovan ; Palomar, Oscar ; Smith, A. ; Stanic, M. ; Unsal, Ozan ; Cristal, Adrian ; Valero, M.R. ; Burger, Danilo ; Veidenbaum, A.
Author_Institution
Barcelona Supercomput. Center, Barcelona, Spain
fYear
2014
fDate
14-17 July 2014
Firstpage
18
Lastpage
25
Abstract
This paper proposes a cost-effective technique that morphs the available cores of a low power chip multiprocessor (CMP) into an accelerator for data parallel (DLP) workloads. Instead of adding a special-purpose vector architecture as an accelerator, our technique leverages the resources of each CMP core to mimic the functionality of a vector processor. The morphing provides dynamic vector execution (DVX) on a general purpose CMP, by adding minimal hardware for vector control. DVX enhances the vector execution by dynamically configuring the allocation of compute and memory resources to match particular workload requirements. As an energy efficient substrate, we utilize modest dual issue cores based on an Explicit Data Graph Execution (EDGE) architecture. The results show that a DVX enabled 4-core EDGE CMP improves the energy-delay product over 14x, at the cost of only 1.1% of additional area. We compare DVX against a CMP that adds a dedicated DLP accelerator based on a conventional high performance vector design. The vector accelerator increases the area footprint over 74%, which greatly affects the cost of the modest processor. DVX avoids the additional costs and yet gains over 86% of the speedup obtained with the dedicated accelerator.
Keywords
microprocessor chips; multiprocessing systems; DLP accelerator; DVX enabled 4-core EDGE CMP; EDGE architecture; cost-effective technique; data parallel workloads; dedicated accelerator; dynamic vector execution; energy efficient substrate; energy-delay product; explicit data graph execution; functionality; general purpose CMP; general purpose EDGE chip multiprocessor; high performance vector design; low power chip multiprocessor; minimal hardware; modest processor; special-purpose vector architecture; vector accelerator; vector control; vector processor; Computational modeling; Computer architecture; Hardware; Instruction sets; Message systems; Registers; Vectors;
fLanguage
English
Publisher
ieee
Conference_Titel
Embedded Computer Systems: Architectures, Modeling, and Simulation (SAMOS XIV), 2014 International Conference on
Conference_Location
Agios Konstantinos
Type
conf
DOI
10.1109/SAMOS.2014.6893190
Filename
6893190
Link To Document