Title :
Automated design flow for coarse-grained reconfigurable platforms: An RVC-CAL multi-standard decoder use-case
Author :
Sau, Carlo ; Raffo, Luigi ; Palumbo, Francesca ; Bezati, E. ; Casale-Brunet, Simone ; Mattavelli, Marco
Author_Institution :
Dipt. di Ing. Elettr. ed Elettron., Univ. degli studi di Cagliari, Cagliari, Italy
Abstract :
Specialized hardware infrastructures for efficient multi-application runtime reconfigurable platforms require to address several issues. The higher is the system complexity, the more error prone and time consuming is the entire design flow. Moreover, system configuration along with resource management and mapping are challenging, especially when runtime adaptivity is required. In order to address these issues, the Reconfigurable Video Coding Group within the MPEG group has developed the MPEG RMC standards ISO/IEC 23001-4 and 23002-4, based on the dataflow Model of Computation. In this paper, we propose an integrated design flow, leveraging on Xronos, TURNUS, and the Multi-Dataflow Composer tool, capable of automatic synthesis and mapping of reconfigurable systems. In particular, an RVC MPEG-4 SP decoder and the RVC Intra MPEG-4 SP decoder have been implemented on the same coarse-grained reconfigurable platform, targeting a Xilinx Virtex 5 330 FPGA board. Results confirmed the potentiality of the approach, capable of completely preserving the single decoders functionality and of providing, in addition, considerable power/area benefits with respect to the parallel implementation of the considered decoders on the same platform.
Keywords :
IEC standards; ISO standards; computational complexity; data flow computing; field programmable gate arrays; reconfigurable architectures; video coding; ISO/IEC 23001-4; ISO/IEC 23002-4; MPEG RMC standards; MPEG group; RVC MPEG-4 SP decoder; RVC intra MPEG-4 SP decoder; RVC-CAL multistandard decoder use-case; TURNUS; Xilinx Virtex 5 330 FPGA board; Xronos; automated design flow; automatic synthesis; coarse-grained reconfigurable platform; dataflow model of computation; error prone; integrated design flow; multiapplication runtime reconfigurable platform; multidataflow composer tool; reconfigurable system; reconfigurable video coding group; resource management and mapping; runtime adaptivity; single decoders functionality; specialized hardware infrastructure; system complexity; system configuration; time consuming; Clocks; Computational modeling; Computers; Decoding; Hardware; Standards; Transform coding;
Conference_Titel :
Embedded Computer Systems: Architectures, Modeling, and Simulation (SAMOS XIV), 2014 International Conference on
Conference_Location :
Agios Konstantinos
DOI :
10.1109/SAMOS.2014.6893195