DocumentCode :
229175
Title :
Synthesis of Instruction Extensions on HyperCell, a reconfigurable datapath
Author :
Madhu, Kavitha T. ; Das, S. ; Madhava Krishna, C. ; Nalesh, S. ; Nandy, S.K. ; Narayan, Rohit
Author_Institution :
Indian Inst. of Sci., Bangalore, India
fYear :
2014
fDate :
14-17 July 2014
Firstpage :
215
Lastpage :
224
Abstract :
In this paper we present HyperCell as a reconfigurable datapath for Instruction Extensions (IEs). HyperCell comprises an array of compute units laid over a switch network. We present an IE synthesis methodology that enables post-silicon realization of IE datapaths on HyperCell. The synthesis methodology optimally exploits hardware resources in HyperCell to enable software pipelined execution of IEs. Exploitation of temporal reuse of data in HyperCell results in significant reduction of input/output bandwidth requirements of HyperCell.
Keywords :
pipeline processing; HyperCell; IE synthesis methodology; hardware resources; input/output bandwidth requirement reduction; instruction extension synthesis; post-silicon realization; reconfigurable datapath; software pipelined execution; switch network; temporal data reusing; Arrays; Computational modeling; Fabrics; Hardware; Registers; Schedules; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Embedded Computer Systems: Architectures, Modeling, and Simulation (SAMOS XIV), 2014 International Conference on
Conference_Location :
Agios Konstantinos
Type :
conf
DOI :
10.1109/SAMOS.2014.6893214
Filename :
6893214
Link To Document :
بازگشت