DocumentCode :
2296717
Title :
Simplified path metric updating in the M algorithm for VLSI implementation
Author :
González, Luis ; Boutillon, Emmanuel
Author_Institution :
ENST, Paris, France
Volume :
6
fYear :
2000
fDate :
2000
Firstpage :
3378
Abstract :
A VLSI structure for path metric updating in the M algorithm is presented. The architecture is based on the combination of a modified Batcher´s (1968) odd-even merging network and a bitonic selection procedure. A feature of the trellis structure allows to replace an existing solution based on two 2M-item sorting operations by three M-item sorting operations with an additional one-layer bitonic merge. These three sorting networks and the bitonic merging procedure permit a reduction of up to 50% in hardware complexity
Keywords :
VLSI; finite state machines; merging; source coding; M algorithm; M-item sorting operations; VLSI implementation; bitonic selection procedure; finite state machine; hardware complexity reduction; modified Batcher´s odd-even merging network; one-layer bitonic merge; path metric updating; source coding; trellis coding; trellis structure; Automata; Channel coding; Circuits; Decoding; Hardware; Merging; Sorting; Source coding; Very large scale integration; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 2000. ICASSP '00. Proceedings. 2000 IEEE International Conference on
Conference_Location :
Istanbul
ISSN :
1520-6149
Print_ISBN :
0-7803-6293-4
Type :
conf
DOI :
10.1109/ICASSP.2000.860125
Filename :
860125
Link To Document :
بازگشت