DocumentCode :
2296815
Title :
How many logic levels does floating-point addition require?
Author :
Seidel, Peter-M ; Even, Guy
Author_Institution :
Dept. of Comput. Sci., Saarlandes Univ., Saarbrucken, Germany
fYear :
1998
fDate :
5-7 Oct 1998
Firstpage :
142
Lastpage :
149
Abstract :
We present an algorithm for IEEE floating-point addition. The latency of the addition algorithm for double precision is roughly 24 logic levels, not including delays of latches between pipeline stages. The algorithm accepts normalized numbers, supports all four IEEE rounding modes, and outputs the correctly rounded sum/difference in the format required by the IEEE Standard. The presentation of the algorithm is technology independent and can serve as basis for evaluation and comparison with other floating-point addition algorithms
Keywords :
delays; floating point arithmetic; IEEE floating-point addition; IEEE rounding modes; double precision; floating-point addition; logic levels; Algorithm design and analysis; Clocks; Computer science; Cost function; Delay; Logic; Manufacturing; Partitioning algorithms; Pipelines; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1998. ICCD '98. Proceedings. International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-9099-2
Type :
conf
DOI :
10.1109/ICCD.1998.727035
Filename :
727035
Link To Document :
بازگشت