• DocumentCode
    2297280
  • Title

    Comparative analysis of latches and flip-flops for high-performance systems

  • Author

    Stojanovic, Vladimir ; Oklobdzija, Vojin ; Bajwa, Raminder

  • Author_Institution
    Belgrade Univ., Serbia
  • fYear
    1998
  • fDate
    5-7 Oct 1998
  • Firstpage
    264
  • Lastpage
    269
  • Abstract
    In this paper we propose a set of rules for consistent estimation of the real performance and power features of the latch and flip-flop structures. A new simulation and optimization approach is presented, targeting both high-performance and power budget issues. The analysis approach reveals the sources of performance and power consumption bottlenecks in different design styles. Certain misleading parameters have been properly modified and weighted to reflect the real properties of the compared structures. Furthermore, the results of the comparison of representative latches and flip-flops illustrate the advantages of our approach and the suitability of different design styles for high-performance applications
  • Keywords
    flip-flops; integrated logic circuits; logic CAD; performance evaluation; bottlenecks; flip-flops; high-performance; latches; Capacitance; Circuits; Clocks; Energy consumption; Flip-flops; Frequency estimation; Laboratories; Paramagnetic resonance; Power dissipation; Random sequences;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Design: VLSI in Computers and Processors, 1998. ICCD '98. Proceedings. International Conference on
  • Conference_Location
    Austin, TX
  • ISSN
    1063-6404
  • Print_ISBN
    0-8186-9099-2
  • Type

    conf

  • DOI
    10.1109/ICCD.1998.727060
  • Filename
    727060