DocumentCode :
2297316
Title :
A fast global gate collapsing technique for high performance designs using static CMOS and pass transistor logic
Author :
Jiang, Yanbin ; Sapatnekar, Sachin S. ; Bamji, Cyrus
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa State Univ., Ames, IA, USA
fYear :
1998
fDate :
5-7 Oct 1998
Firstpage :
276
Lastpage :
281
Abstract :
A new design methodology for mapping circuits is discussed in this paper. It proposes two new techniques for mapping circuits. The first method, known as the odd-level transistor replacement (OTR) method, has a goal that is similar to that of technology mapping, but without the restriction of a fixed library size. The second technique, the Static/PTL method, uses a mix of static CMOS and pass transistor logic (PTL) to realize the circuit, using the relation between PTL and binary decision diagrams. The methods are very efficient and can handle all of the ISCAS85 benchmark circuits in minutes. A comparison of the results with traditional technology mapping using SIS on different libraries shows an average delay reduction about 40% for OTR, and an average delay reduction above 50% for the Static/PTL method
Keywords :
CMOS logic circuits; logic CAD; gate collapsing; high performance designs; mapping circuits; pass transistor logic; static CMOS; Boolean functions; CMOS logic circuits; CMOS technology; Circuit synthesis; Data structures; Delay; Design methodology; Libraries; Logic design; Power dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1998. ICCD '98. Proceedings. International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-9099-2
Type :
conf
DOI :
10.1109/ICCD.1998.727062
Filename :
727062
Link To Document :
بازگشت