DocumentCode
2297535
Title
III-V MOSFETs for Digital Applications with Silicon Co-Integration
Author
Kalna, K. ; Asenov, A. ; Ayubi-Moak, J.S. ; Craven, A.J. ; Droopad, R. ; Hill, R. ; Holland, M.C. ; Li, X. ; Long, A.R. ; Longo, P. ; Macintyre, D. ; Passlack, M. ; Paterson, G. ; Stanley, C.R. ; Thoms, S. ; Zhou, H. ; Thayne, I.G.
Author_Institution
Dept. of Electron. & Electr. Eng., Univ. of Glasgow, Glasgow
fYear
2008
fDate
12-16 Oct. 2008
Firstpage
39
Lastpage
46
Abstract
The prospect for the introduction of III-V semiconductors into the channel of n-type MOSFETs and thus replace Si with a high mobility material for 22 nm technology generation and beyond is examined in detail. The so-called implantfree (IF) III-V MOSFET architecture option is presented showing a fabricated n-type IF demonstrator suitable for scaling. We then focus on a prediction of the potential performance of III-V MOSFETs through physically-based Monte Carlo (MC) device simulations. An implanted, n-type III-V MOSFETs based on In0.3Ga0.7As channel is investigated when scaled from a gate length of 30 nm to 20 nm and 15 nm. The impact of decisive scattering mechanisms operative at the dielectric/semiconductor interface is discussed. We also simulate the IF devices with low (In0.3Ga0.7As) and high (In0.75Ga0.25As) Indium content channel scaled to gate lengths of 30, 20 and 15 nm with equivalent layer thicknesses. The IF architecture is found to deliver a high drive current because of the highly efficient injection of electrons into the channel and because of very low access resistances. However, the low Indium content channel IF transistor is not able to further increase its drive current when scaled to the 15 nm gate length. Therefore, we examine also the performance of high indium channel transistors which delivers a steady increase in the device performance down to the 15 nm gate length.
Keywords
CMOS digital integrated circuits; III-V semiconductors; MOSFET; Monte Carlo methods; gallium arsenide; indium compounds; silicon; CMOS transistors; In0.3Ga0.7As; decisive scattering mechanisms; dielectric-semiconductor interface; digital applications; equivalent layer thickness; high indium channel transistor; high mobility material; implantfree III-V MOSFET architecture; n-type IF demonstrator; n-type MOSFETs; physically-based Monte Carlo device simulation; silicon co-integration; size 15 nm; size 22 nm; size 30 nm to 20 nm; very low access resistance; Electrons; Gallium arsenide; III-V semiconductor materials; Indium; MOSFETs; Monte Carlo methods; Physics; Predictive models; Silicon; Substrates;
fLanguage
English
Publisher
ieee
Conference_Titel
Advanced Semiconductor Devices and Microsystems, 2008. ASDAM 2008. International Conference on
Conference_Location
Smolenice
Print_ISBN
978-1-4244-2325-5
Electronic_ISBN
978-1-4244-2326-2
Type
conf
DOI
10.1109/ASDAM.2008.4743354
Filename
4743354
Link To Document