Title : 
Static race verification for networks with reconvergent clocks
         
        
            Author : 
Grodstein, Joel ; Rethman, Nick ; Nassif, Nevine
         
        
            Author_Institution : 
Digital Equipment Corp., Shrewsbury, MA, USA
         
        
        
        
        
        
            Abstract : 
We introduce a new method for pruning combinational paths in a static timing verifier. Our method is fast and robust, even for networks with min-max delays on reconvergent clock trees. We will show that current techniques for static timing verification are either not robust or not efficient for such networks. We will also show that these networks are becoming increasingly important with newer low-power, high-speed integrated circuits. We propose a new pruning strategy for such networks which is both correct and efficient
         
        
            Keywords : 
combinational circuits; delays; logic design; timing; combinational paths; high-speed integrated circuits; min-max delays; pruning strategy; reconvergent clocks; static race verification; static timing verification; static timing verifier; Circuits; Clocks; Delay; Latches; Logic; Timing;
         
        
        
        
            Conference_Titel : 
Computer Design: VLSI in Computers and Processors, 1998. ICCD '98. Proceedings. International Conference on
         
        
            Conference_Location : 
Austin, TX
         
        
        
            Print_ISBN : 
0-8186-9099-2
         
        
        
            DOI : 
10.1109/ICCD.1998.727100