Title :
Application-specific array processors for binary prefix sum computation
Author :
Lin, R. ; Olariu, S.
Author_Institution :
Dept. of Comput. Sci., SUNY, Geneseo, NY, USA
Abstract :
The main contribution of this work is to propose two application-specific bus architectures for computing the prefix sums of a binary sequence. Our architectures feature the following characteristics: all broadcasts occur on buses of length 15 or 63; we use a new technique that we call shift switching which allows switches to cyclically permute an incoming signal, dramatically improving the performance of the reconfigurable bus system. As it turns out, our special-purpose architectures improve the performance of the best algorithms known to date by a significant factor. Specifically, our solutions require no adders, are faster, and use less VLSI area than the architectures of the state of the art
Keywords :
binary sequences; parallel architectures; reconfigurable architectures; application-specific array processors; binary prefix sum computation; binary sequence; reconfigurable bus; shift switching; special-purpose architectures; Arithmetic; Binary sequences; Broadcasting; Computational modeling; Computer architecture; Computer science; Delay; Optical arrays; Switches; Very large scale integration;
Conference_Titel :
Parallel and Distributed Processing, 1994. Proceedings. Sixth IEEE Symposium on
Conference_Location :
Dallas, TX
Print_ISBN :
0-8186-6427-4
DOI :
10.1109/SPDP.1994.346174