Title :
Accelerating intellectual property design flow using Simulink/sup /spl reg// for system on a programmable chip
Author :
Molson, Philippe
Author_Institution :
Altera Corp., San Jose, CA, USA
Abstract :
This paper discusses how the IP MathWorks/sup /spl reg// Simulink/sup /spl reg// tools speed up the integration of intellectual property in a system on a programmable chip. The DSP Builder tool enables this flow by providing an automated translation of a bit and cycle accurate C++ Simulink/sup /spl reg// model into a VHDL hardware implementation. The coding style guidelines to write system level re-useable IP models highlight how to take advantage of the polymorphism and object oriented nature of C++ in this particular context.
Keywords :
C++ language; digital signal processing chips; electronic design automation; hardware description languages; industrial property; program interpreters; security of data; C++; DSP Builder tool; MathWorks Simulink tools; VHDL hardware implementation; automated translation; coding style guidelines; design flow acceleration; intellectual property; object oriented language; polymorphism; re-useable IP models; system on programmable chip; Acceleration; Cryptography; Digital signal processing; Digital signal processing chips; Finite impulse response filter; Hardware; Intellectual property; Mathematical model; Object oriented modeling; Programmable logic devices;
Conference_Titel :
Signals, Systems and Computers, 2001. Conference Record of the Thirty-Fifth Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
Print_ISBN :
0-7803-7147-X
DOI :
10.1109/ACSSC.2001.986967