DocumentCode :
2300695
Title :
Simulated performance of 1000BASE-T receiver with different analog front end designs
Author :
Huang, Jingyu ; Spencer, Richard R.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Davis, CA, USA
Volume :
1
fYear :
2001
fDate :
4-7 Nov. 2001
Firstpage :
617
Abstract :
This paper presents simulation results comparing different analog front end (AFE) architectures for Gigabit Ethernet 1000BASE-T receiver design. The objective is to reduce the overall power and area of the receiver by performing partial echo cancellation or equalization in the analog domain. The results indicate that using the best of these architectures can reduce both the resolution of the analog-to-digital converter and the length of the digital filters without sacrificing performance. When the additional complexity of the AFE is considered, the end result is a net reduction in power and area.
Keywords :
analogue-digital conversion; digital filters; echo suppression; equalisers; radio receivers; wireless LAN; 1000BASE-T receiver design; Gigabit Ethernet; analog front end architectures; analog-to-digital converter; digital filters; equalization; partial echo cancellation; simulation; Analog-digital conversion; Circuit simulation; Computational modeling; Crosstalk; Echo cancellers; Laboratories; Pulse modulation; Quantization; Solid state circuit design; Solid state circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2001. Conference Record of the Thirty-Fifth Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
ISSN :
1058-6393
Print_ISBN :
0-7803-7147-X
Type :
conf
DOI :
10.1109/ACSSC.2001.986997
Filename :
986997
Link To Document :
بازگشت