DocumentCode
2302316
Title
Hardware architecture for optical flow estimation in real time
Author
Zuloaga, Aitzol ; Martín, José L. ; Ezquerra, Joseba
Author_Institution
Univ. del Pais Vasco, Bilbao, Spain
fYear
1998
fDate
4-7 Oct 1998
Firstpage
972
Abstract
Optical flow estimation from image sequences has been for several years a mathematical process carried out by general purpose processors in no real time. A specific architecture for this task has been developed and tested with simulators of hardware description languages. This architecture can estimate the optical flow in real time and can be constructed with FPGA or ASIC devices. This hardware may have many applications in fields like object recognition, image segmentation, autonomous navigation and security systems. To simulate image processing models described in VHDL an application specific test bench has been designed
Keywords
application specific integrated circuits; digital signal processing chips; digital simulation; field programmable gate arrays; hardware description languages; image segmentation; image sequences; object recognition; real-time systems; ASIC devices; FPGA devices; VHDL; application specific test bench; autonomous navigation; general purpose processors; hardware architecture; hardware description languages; image processing models; image segmentation; image sequences; object recognition; real time optical flow estimation; security systems; simulators; Application specific integrated circuits; Field programmable gate arrays; Hardware design languages; Image motion analysis; Image segmentation; Image sequences; Navigation; Object recognition; Optical devices; Testing;
fLanguage
English
Publisher
ieee
Conference_Titel
Image Processing, 1998. ICIP 98. Proceedings. 1998 International Conference on
Conference_Location
Chicago, IL
Print_ISBN
0-8186-8821-1
Type
conf
DOI
10.1109/ICIP.1998.727412
Filename
727412
Link To Document