DocumentCode :
2302512
Title :
Compact Modeling of a PD SOI MESFET for Wide Temperature Designs
Author :
Balijepalli, Asha ; Ervin, Joseph ; Cao, Yu ; Thornton, Trevor
Author_Institution :
Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ
fYear :
2007
fDate :
26-28 March 2007
Firstpage :
133
Lastpage :
138
Abstract :
A compact model for the partially-depleted (PD) silicon-on-insulator (SOI) metal semiconductor field effect transistor (MESFET) is presented. The absence of a gate-oxide makes the SOI MESFET extremely robust, able to withstand high voltages, and useful for extreme environment electronics. The device has been fabricated using a standard CMOS process. In contrast to SOI MOSFETs and GaAs MESFETs, the source-substrate voltage has a significant impact on the channel current. In this work a model has been developed that includes the effect of the buried-oxide on the performance of the MESFET. The model has been verified for a wide temperature range of -180degC to 150degC. A behavioral model has been included to model the breakdown voltage. The core DC and RF models have been adapted from the commercially available Triquint´s own model (TOM3) MESFET model. A measurement-based approach is used to develop a 4-terminal device model. The charge-based approach, using S-parameter measurements was used to develop the capacitance model. We also propose a wide-temperature compensation technique by source-voltage modulation
Keywords :
CMOS integrated circuits; III-V semiconductors; MOSFET; S-parameters; Schottky gate field effect transistors; gallium arsenide; semiconductor device breakdown; semiconductor device manufacture; semiconductor device models; silicon-on-insulator; -180 to 150 C; 4-terminal device model; CMOS process; GaAs; MESFET model; S-parameter measurements; SOI MOSFET; Triquint´s own model; behavioral model; breakdown voltage; buried-oxide effect; capacitance model; channel current; partially-depleted silicon-on-insulator metal semiconductor field effect transistor compact modeling; source-substrate voltage; source-voltage modulation; wide temperature designs; wide-temperature compensation technique; CMOS process; FETs; Gallium arsenide; MESFETs; MOSFETs; Robustness; Semiconductor device modeling; Silicon on insulator technology; Temperature; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2007. ISQED '07. 8th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-2795-7
Type :
conf
DOI :
10.1109/ISQED.2007.49
Filename :
4149024
Link To Document :
بازگشت