Title :
Comparative Robustness of CML Phase Detectors for Clock and Data Recovery Circuits
Author :
Rennie, David ; Sachdev, Manoj
Author_Institution :
Dept. of Electr. & Comput. Eng., Waterloo Univ., Ont.
Abstract :
In this paper the robustness of CML based phase detectors is analyzed with respect to the scaling of CMOS processes. Phase detectors are an important part of CDR circuits, which enable high-speed serial data links. As CDR circuits are integrated into monolithic CMOS ICs, their robustness becomes critically important. Three phase detectors are analyzed over corners in three standard CMOS processes: 180nm, 130nm and 90nm. The results of the simulations show that the total variation of the static phase offset increases with scaling for all phase detectors. The presence of a static phase offset is mathematically shown to negatively affect the BER of a CDR circuit. The analysis shows that the DFF binary phase detector has an advantage in terms of robustness however it has performance limitations. Both the Alexander and Hogge phase detector experience significant and increasing variations in static phase offset as the technology scales
Keywords :
CMOS digital integrated circuits; clocks; current-mode logic; phase detectors; synchronisation; 130 nm; 180 nm; 90 nm; BER; CML phase detectors; CMOS IC; CMOS processes; DFF binary phase detector; clock and data recovery circuits; high-speed serial data links; static phase offset; Bit error rate; CMOS process; Circuit analysis computing; Circuit simulation; Clocks; Data engineering; Delay; Detectors; Phase detection; Robustness;
Conference_Titel :
Quality Electronic Design, 2007. ISQED '07. 8th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-2795-7
DOI :
10.1109/ISQED.2007.50