DocumentCode :
2303036
Title :
A Power Network Synthesis Method for Industrial Power Gating Designs
Author :
Shi, Kaijian ; Lin, Zhian ; Jiang, Yi-Min
Author_Institution :
Synopsys, Dallas, TX
fYear :
2007
fDate :
26-28 March 2007
Firstpage :
362
Lastpage :
367
Abstract :
A sleep transistor P/G network synthesis method has been developed to address the requirements from industrial power-gating designs, where sleep transistors are custom designed with a fixed size and the optimal sleep transistor P/G network is achieved by simultaneously optimizing sleep transistor insertion and placement as well as the power network grids and wires for minimum area, maximum routeabillity with a given IR-drop target
Keywords :
circuit optimisation; integrated circuit design; power MOSFET; industrial power gating designs; power network grids; power network synthesis; sleep transistor; Circuits; Design optimization; Electricity supply industry; Emergency power supplies; Network synthesis; Power supplies; Sleep; Switches; Transistors; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2007. ISQED '07. 8th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-2795-7
Type :
conf
DOI :
10.1109/ISQED.2007.22
Filename :
4149062
Link To Document :
بازگشت