DocumentCode :
2304429
Title :
A 3D-Layout Aware Binding Algorithm for High-Level Synthesis of Three-Dimensional Integrated Circuits
Author :
Krishnan, Vyas ; Katkoori, Srinivas
Author_Institution :
Dept. of Comput. Sci. & Eng., South Florida Univ., Tampa, FL
fYear :
2007
fDate :
26-28 March 2007
Firstpage :
885
Lastpage :
892
Abstract :
Recent progress in the fabrication of three-dimensional integrated circuits has opened up the possibility of exploiting this technology to alleviate performance and power related issues raised by interconnects in nanometer CMOS. Physical synthesis for three-dimensional integrated is substantially different from traditional planar integrated circuits due to the presence of additional constraints of placing circuit blocks in multiple die. To realize the full potential offered by three-dimensional integrated circuits, high-level synthesis of these circuits must take layout-related issues unique to 3-D technology into account during the synthesis process. The paper presents a 3-D layout aware binding algorithm for high-level synthesis that tightly integrates the synthesis tasks of resource binding, assignment of modules to multiple die, 3-D floorplanning, and inter-die via minimization. Since floorplanning and resource binding are interdependent, the algorithm can significantly outperform traditional high-level synthesis flows that separate these tasks. Compared to a traditional 3-D layout-unaware binding, experiments show that the approach can improve the total wire-length by 29% on average, while the longest netlength is reducedby21%. In addition, the number of through-die via count is reduced by 27%. These optimizations are achieved with no penalty in chip area
Keywords :
CMOS integrated circuits; high level synthesis; integrated circuit interconnections; integrated circuit layout; 3D floorplanning; 3D integrated circuits; 3D-layout aware binding algorithm; high-level synthesis; inter-die via minimization; interconnects; multiple die; nanometer CMOS; planar integrated circuits; CMOS technology; Delay; Fabrication; High level synthesis; Integrated circuit interconnections; Integrated circuit synthesis; Integrated circuit technology; Silicon; Stacking; Three-dimensional integrated circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2007. ISQED '07. 8th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-2795-7
Type :
conf
DOI :
10.1109/ISQED.2007.6
Filename :
4149145
Link To Document :
بازگشت