DocumentCode :
2308311
Title :
iDEAS: a delay estimator and transistor sizing tool for CMOS circuits
Author :
Sapatnekar, Sachin ; Rao, Vasant
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
fYear :
1990
fDate :
13-16 May 1990
Abstract :
The iDEAS algorithm incorporates a delay estimator that uses both the rise and fall delay to find the critical path through a given circuit. A method that attempts to minimize the area-delay product of the circuit is developed to optimize the sizes of transistors along the critical path. These two steps are repeated until the specified delay and area requirements for the circuit are met. This algorithm is designed for use on combinational circuits, and is also applicable to clocked circuits, where each stage of the clocked circuit is combinational
Keywords :
CMOS integrated circuits; combinatorial circuits; integrated logic circuits; logic CAD; CMOS circuits; area requirements; area-delay product; clocked circuits; combinational circuits; critical path; delay estimator; fall delay; iDEAS algorithm; rise delay; transistor sizing tool; Algorithm design and analysis; CMOS digital integrated circuits; Capacitance; Clocks; Combinational circuits; Delay estimation; Digital circuits; Frequency; Optimization methods; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1990., Proceedings of the IEEE 1990
Conference_Location :
Boston, MA
Type :
conf
DOI :
10.1109/CICC.1990.124697
Filename :
124697
Link To Document :
بازگشت