DocumentCode :
2309288
Title :
Detecting memory faults in the presence of bit line coupling in SRAM devices
Author :
Irobi, Sandra ; AL-Ars, Zaid ; Hamdioui, Said
Author_Institution :
CE Lab., Delft Univ. of Technol., Delft, Netherlands
fYear :
2010
fDate :
2-4 Nov. 2010
Firstpage :
1
Lastpage :
10
Abstract :
The fault coverage of otherwise efficient memory tests can be dramatically reduced due to the influence of bit line coupling. This paper, analyzes the impact of parasitic bit line coupling and neighborhood coupling data backgrounds on the faulty behavior of SRAMs. It investigates and determines the worst case coupling backgrounds required to induce worst case coupling effects, and validates the analysis through defect injection and circuit simulation of all possible spot defects in the SRAM cell array. The paper clearly demonstrates the inadequacies and limitations of several industrial tests in detecting memory faults in the presence of bit line coupling. Finally, it shows how to detect all single-cell and two-cell faults, both in the absence and in the presence of bit line coupling for any possible spot defect.
Keywords :
SRAM chips; circuit simulation; coupled circuits; fault diagnosis; integrated circuit testing; SRAM cell array; SRAM device; circuit simulation; defect injection; fault coverage; faulty behavior; memory fault detection; memory test; parasitic bit line coupling; single-cell fault; two-cell fault; Memory tests; SRAMs; bit line coupling; defects; parasitic capacitance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2010 IEEE International
Conference_Location :
Austin, TX
ISSN :
1089-3539
Print_ISBN :
978-1-4244-7206-2
Type :
conf
DOI :
10.1109/TEST.2010.5699246
Filename :
5699246
Link To Document :
بازگشت