DocumentCode :
2309444
Title :
Mining AC delay measurements for understanding speed-limiting paths
Author :
Chen, Janine ; Bolin, Brendon ; Wang, Li.-C. ; Zeng, Jing ; Drmanac, Dragoljub ; Mateja, Michael
Author_Institution :
Dept. of ECE, UC-Santa Barbara, Santa Barbara, CA, USA
fYear :
2010
fDate :
2-4 Nov. 2010
Firstpage :
1
Lastpage :
10
Abstract :
Speed-limiting paths are critical paths that limit the performance of one or more silicon chips. This paper present a data mining methodology for analyzing speed-limiting paths extracted from AC delay test measurements. Based on data collected on 15 packaged silicon units of a four-core microprocessor design, we show that the proposed methodology can efficiently discovered actionable, design-related knowledge that would be difficult to find otherwise.
Keywords :
microprocessor chips; semiconductor device models; AC delay test measurement; data mining methodology; four-core microprocessor design; milling AC delay measurement; packaged silicon unit; silicon chips; speed-limiting path;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2010 IEEE International
Conference_Location :
Austin, TX
ISSN :
1089-3539
Print_ISBN :
978-1-4244-7206-2
Type :
conf
DOI :
10.1109/TEST.2010.5699258
Filename :
5699258
Link To Document :
بازگشت