DocumentCode
2309998
Title
The AB-filling methodology for power-aware at-speed scan testing
Author
Chen, Tsung-Tang ; Wu, Po-Han ; Chen, Kung-Han ; Rau, Liann-Chyi ; Tzeng, Shih-Ming
Author_Institution
Dept. of Electr. Eng., Tamkang Univ., Tamsui, Taiwan
fYear
2010
fDate
2-4 Nov. 2010
Firstpage
1
Lastpage
1
Abstract
ATPG-based technique for reducing shift and capture power during scan testing is presented without any influence on fault coverage. This paper presents Adjacent Backtracing filling (AB-fillingl) which both adjacent and backtracing filling algorithms are used, is integrated in the ATPG algorithm to reduce capture power while feeding the first test pattern into CUT. After our approach for at-speed scan testing, all of test patterns have assigned as partially-specified values with a small number of don´t care value (x) bits as in test compression, and it is a low capture power and considering the shift power test pattern. Experimental results for ISCAS´89 benchmark circuits show that the proposed scheme outperforms previous method in capture power.
Keywords
automatic test pattern generation; integrated circuit testing; AB-filling methodology; ATPG-based technique; adjacent backtracing filling; power-aware at-speed scan testing; shift power test pattern;
fLanguage
English
Publisher
ieee
Conference_Titel
Test Conference (ITC), 2010 IEEE International
Conference_Location
Austin, TX
ISSN
1089-3539
Print_ISBN
978-1-4244-7206-2
Type
conf
DOI
10.1109/TEST.2010.5699299
Filename
5699299
Link To Document