Title :
Methodology for early and accurate test power estimation at RTL
Author :
Singh, Abhay ; Shetty, Milan ; Ravi, Srivaths ; Nibandhe, Ravindra
Author_Institution :
Purdue Univ., West Lafayette, IN, USA
Abstract :
Test power consumption impacts various aspects of an SOC design cycle ranging from packaging and power grid design to tester power supply requirements. Obtaining early and accurate test power estimates has so far been a bottleneck since design-for-test (DFT) modifications such as scan manifest only in the gate-level circuit representation. In this work, we describe a methodology that enables us to perform early and efficient power estimation for scan-based circuits at RTL. We explain the method, its realization using features of a commercial power estimation engine and its evaluation on various production 65nm and 45nm industrial designs.
Keywords :
boundary scan testing; design for testability; integrated circuit design; system-on-chip; DFT modifications; RTL; SOC design cycle; commercial power estimation engine; design-for-test modifications; gate-level circuit representation; packaging; power grid design; scan-based circuits; test power consumption; test power estimates; test power estimation; tester power supply requirements;
Conference_Titel :
Test Conference (ITC), 2010 IEEE International
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-7206-2
DOI :
10.1109/TEST.2010.5699305