DocumentCode :
2315628
Title :
&thetas;(logN) architectures for RNS arithmetic decoding
Author :
Elleithy, K.M. ; Bayoumi, M.A. ; Lee, K.P.
Author_Institution :
Univ. of Southwestern Louisiana, Lafayette, LA, USA
fYear :
1989
fDate :
6-8 Sep 1989
Firstpage :
202
Lastpage :
209
Abstract :
Decoding in residue-number-system (RNS)-based architectures can be a bottleneck. A high-speed, flexible modulo decoder is an essential computational element to maintain the advantages of RNS. A fast and flexible modulo decoder, based on the Chinese remainder theorem (CRT), is presented. It decodes a set of residues into its equivalent representation in either unsigned magnitude or two´s-complement binary number system. Two different architectures are analyzed: the first one uses carry-save adders, and the other uses modified structure carry-save adders. Both architectures are modular and are based on simple cells, which leads to efficient VLSI implementation. The decoder has a time complexity of θ(log N)
Keywords :
decoding; digital arithmetic; Chinese remainder theorem; RNS arithmetic decoding; binary number system; carry-save adders; computational element; modulo decoder; residue-number-system; time complexity; unsigned magnitude; Arithmetic; Cathode ray tubes; Control systems; Decoding; Digital signal processing; Dynamic range; Read only memory; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic, 1989., Proceedings of 9th Symposium on
Conference_Location :
Santa Monica, CA
Print_ISBN :
0-8186-8963-3
Type :
conf
DOI :
10.1109/ARITH.1989.72827
Filename :
72827
Link To Document :
بازگشت