DocumentCode :
2316233
Title :
Reconfigurable Viterbi decoder on mesh connected multiprocessor architecture
Author :
Rajore, Ritesh ; Garga, Ganesh ; Jamadagni, H.S. ; Nandy, S.K.
Author_Institution :
CEDT, Indian Inst. of Sci., Bangalore
fYear :
2008
fDate :
2-4 July 2008
Firstpage :
49
Lastpage :
54
Abstract :
In modern wireline and wireless communication systems, Viterbi decoder is one of the most compute intensive and essential elements. Each standard requires a different configuration of Viterbi decoder. Hence there is a need to design a flexible reconfigurable Viterbi decoder to support different configurations on a single platform. In this paper we present a reconfigurable Viterbi decoder which can be reconfigured for standards such as WCDMA, CDMA2000, IEEE 802.11, DAB, DVB, and GSM. Different parameters like code rate, constraint length, polynomials and truncation length can be configured to map any of the above mentioned standards. Our design provides higher throughput and scalable power consumption in various configuration of the reconfigurable Viterbi decoder. The power and throughput can also be optimized for different standards.
Keywords :
Viterbi decoding; radio networks; CDMA2000; DAB; DVB; GSM; IEEE 802.11; WCDMA; mesh connected multiprocessor architecture; reconfigurable Viterbi decoder; Code standards; Computer architecture; Decoding; Digital video broadcasting; Energy consumption; GSM; Multiaccess communication; Throughput; Viterbi algorithm; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architectures and Processors, 2008. ASAP 2008. International Conference on
Conference_Location :
Leuven
ISSN :
2160-0511
Print_ISBN :
978-1-4244-1897-8
Electronic_ISBN :
2160-0511
Type :
conf
DOI :
10.1109/ASAP.2008.4580153
Filename :
4580153
Link To Document :
بازگشت