DocumentCode :
2316514
Title :
Concurrent systolic architecture for high-throughput implementation of 3-dimensional discrete wavelet transform
Author :
Mohanty, Basant K. ; Meher, Pramod K.
Author_Institution :
Dept. of Electron. &Commun. Eng., Jaypee Inst. of Eng. & Technol., Guna
fYear :
2008
fDate :
2-4 July 2008
Firstpage :
162
Lastpage :
166
Abstract :
In this paper, we present a novel systolic architecture for high-throughput computation of 3-dimensional (3-D) discrete wavelet transform (DWT). The entire 3-D DWT computation is decomposed into three distinct stages and implemented concurrently in a linear array of fully pipelined processing elements (PE). The proposed structure for 3-D DWT provides higher throughput than the existing architecture; and involves nearly half or less the number of multipliers and adders; and less on-chip memory (when normalized for unit throughput rate) than the other. Most importantly, the proposed one does not require any frame buffer unlike the other to perform inter-frame DWT computation. The proposed structure has a small latency and can perform 3-D DWT computation with 100% hardware unitization efficiency.
Keywords :
pipeline processing; transform coding; 3D discrete wavelet transform; DWT; concurrent systolic architecture; hardware unitization efficiency; high throughput computation; pipelined processing elements; Algorithm design and analysis; Computer architecture; Concurrent computing; Delay; Discrete cosine transforms; Discrete wavelet transforms; Filters; Image coding; Throughput; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architectures and Processors, 2008. ASAP 2008. International Conference on
Conference_Location :
Leuven
ISSN :
2160-0511
Print_ISBN :
978-1-4244-1897-8
Electronic_ISBN :
2160-0511
Type :
conf
DOI :
10.1109/ASAP.2008.4580172
Filename :
4580172
Link To Document :
بازگشت