DocumentCode :
2316861
Title :
Architecture of a polymorphic ASIC for interoperability across multi-mode H.264 decoders
Author :
Adrsha, R. ; Mythri ; Nandy, S.K. ; Narayan, Ranjani
Author_Institution :
CAD Lab., Indian Inst. of Sci., Bangalore
fYear :
2008
fDate :
2-4 July 2008
Firstpage :
287
Lastpage :
292
Abstract :
Run-time interoperability between different applications based on H.264/AVC is an emerging need in networked infotainment, where media delivery must match the desired resolution and quality of the end terminals. In this paper, we describe the architecture and design of a polymorphic ASIC to support this. The H.264 decoding flow is partitioned into modules, such that the polymorphic ASIC meets the design goals of low-power, low-area, high flexibility, high throughput and fast interoperability between different profiles and levels of H.264. We demonstrate the idea with a multi-mode decoder that can decode baseline, main and high profile H.264 streams and can interoperate at run.time across these profiles. The decoder is capable of processing frame sizes of up to 1024 times 768 at 30 fps. The design synthesized with UMC 0.13 mum technology, occupies 250 k gates and runs at 100 MHz.
Keywords :
application specific integrated circuits; open systems; video coding; H.264/AVC; media delivery; multimode H.264 decoders; multimode decoder; networked infotainment; polymorphic ASIC; run-time interoperability; Application specific integrated circuits; Bit rate; Decoding; Digital video broadcasting; Games; Hardware; Satellite broadcasting; Streaming media; TV; Teleconferencing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architectures and Processors, 2008. ASAP 2008. International Conference on
Conference_Location :
Leuven
ISSN :
2160-0511
Print_ISBN :
978-1-4244-1897-8
Electronic_ISBN :
2160-0511
Type :
conf
DOI :
10.1109/ASAP.2008.4580193
Filename :
4580193
Link To Document :
بازگشت