DocumentCode :
2317672
Title :
A memory-efficient parameterisable FPGA implementation of the cdma2000 Turbo codec
Author :
Brown, Eitan ; Irvine, James ; Wilkie, B.
Author_Institution :
ISLI, Alba Campus, Livingston EH54 7EG, UK
fYear :
2003
fDate :
22-23 Sept. 2003
Firstpage :
1
Lastpage :
9
Abstract :
Originally used in deep space telemetry Turbo codes can now be found in standards for 3G mobile and digital television. This paper describes a highly parameterisable codec design, based around the cdma2000 codec. The codec can be optimally configured for different memory and latency requirements. This is achieved by selecting different parameters depending on the requirements of the user. The Turbo codec was tested using the Nallatech Bit Error Rate Test (BERT) FPGA based hardware emulation system. The results obtained in these tests show how the codec performs when parameters such as the component decoder implementation are altered. Conventional tests such as increasing the number of decoder iterations were also performed. Results obtained are compared to others already published for the cdma2000 Turbo code standard.
fLanguage :
English
Publisher :
iet
Conference_Titel :
DSP enabled Radio, 2003 IEE Colloquium on
Conference_Location :
Scotland
Type :
conf
DOI :
10.1049/ic.2003.0338
Filename :
5699886
Link To Document :
بازگشت