DocumentCode :
2322600
Title :
A 1.8V 12-bit 230-MS/s pipeline ADC in 0.18μm CMOS technology
Author :
Liechti, Thomas ; Tajalli, Armin ; Akgun, Omer Can ; Toprak, Zeynep ; Leblebici, Yusuf
Author_Institution :
Microelectron. Syst. Lab., Ecole Polytech. Fed. de Lausanne, Lausanne
fYear :
2008
fDate :
Nov. 30 2008-Dec. 3 2008
Firstpage :
21
Lastpage :
24
Abstract :
This paper describes the implementation of a 12-bit 230 MS/s pipelined ADC using a conventional 1.8 V, 0.18 mum digital CMOS process. Two-stage folded cascode OTA topology is used for improved settling performance. Extreme low-skew (less than 3 ps peak-to-peak) chip-level clock distribution is ensured by five-level balanced clock tree, implemented in low swing current-mode logic. The ADC block achieves a peak SFDR of 71.3 dB and 9.26 ENOB at 230 MS/s, with an input signal swing of 1.5 Vpp. The measured peak SFDR at 200 MS/s is 78 dB, while the peak SNDR at 200 MS/s is 59.5 dB. The SFDR and SNDR performance exhibits very flat characteristics, maintaining higher than 53 dB SNDR at 230 MS/s and higher than 58 dB SNDR at 200 MS/s, from DC through Nyquist rate input frequencies.
Keywords :
CMOS digital integrated circuits; Nyquist criterion; analogue-digital conversion; current-mode logic; network topology; operational amplifiers; trees (mathematics); Nyquist rate; current-mode logic; digital CMOS technology; five-level balanced clock tree; low-skew chip-level clock distribution; pipeline ADC; size 0.18 mum; two-stage folded cascode OTA topology; voltage 1.8 V; Bandwidth; CMOS process; CMOS technology; Calibration; Capacitors; Clocks; Parasitic capacitance; Pipelines; Sampling methods; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
Type :
conf
DOI :
10.1109/APCCAS.2008.4745950
Filename :
4745950
Link To Document :
بازگشت