Title :
A verification scheme for pipelined vector architectures
Author :
Armoni, Roy ; Geist, Daniel ; Siegel, Mike S. ; Wolfsthal, Yaron
Author_Institution :
IBM Israel Sci. & Technol. Center, Haifa, Israel
Abstract :
As a means for improving performance, advanced vector processors use an extension of pipelining, called vector chaining, whereby the execution of independent instructions is overlapped. The complexity of vector chaining architectures, together with their inherent parallelism and asynchrony, renders their verification extremely difficult. This paper presents an efficient simulation-based scheme for verifying such architectures. The scheme presented here can be applied to other verification problems where the simulation expected results are not deterministic but belong to set a of computable possibilities.
Keywords :
hardware description languages; pipeline processing; vector processor systems; advanced vector processors; computable possibilities; independent instructions; pipelined vector architectures; processor verification scheme; simulation-based scheme; vector chaining; Automatic testing; Computational modeling; Computer architecture; Hardware design languages; Parallel processing; Pipeline processing; Predictive models; Production; System testing; Vector processors;
Conference_Titel :
Electrical and Electronics Engineers in Israel, 1995., Eighteenth Convention of
Conference_Location :
Tel Aviv, Israel
Print_ISBN :
0-7803-2498-6
DOI :
10.1109/EEIS.1995.513778