DocumentCode :
2324094
Title :
Adjustable low consumption circuit for monitorization of power source voltages in a SoC
Author :
Duarte, Rodrigo ; Paisana, Júlio ; Santos, Marcelino ; Lima, Floriberto
Author_Institution :
IST/INESC-ID, Lisbon
fYear :
2008
fDate :
Nov. 30 2008-Dec. 3 2008
Firstpage :
376
Lastpage :
379
Abstract :
This paper proposes an architecture for a power good comparator (PGC) designed to be used in the monitorization of supply voltages of a system-on-chip (SoC). The architecture includes a string of resistors, a comparator, a programmable debouncer and two multiplexers. This architecture was design for very low power consumption and to monitor 4 VDDs. I was implemented using TSMC 65 nm CMOS technology for VDD values of 0.9, 1.2, 1.8 and 3.3 V, with 8 programmable levels of debouncing from 3.2 mus to 32.4 mus. The PGC maximum consumption is 3.54 muA. The output signal presents a digitally adjustable hysteresis curve, with a high threshold voltage of 93% and a low threshold voltage of 90% of VDD. Practical implementation details are presented, namely the requirement for level-converters and for a bulk bias selector in the input multiplexer.
Keywords :
CMOS integrated circuits; comparators (circuits); multiplexing equipment; system-on-chip; TSMC CMOS technology; hysteresis curve; low consumption circuit; multiplexers; power good comparator; power source voltages; programmable debouncer; size 65 nm; system-on-chip; voltage 0.9 V; voltage 1.2 V; voltage 1.8 V; voltage 3.3 V; Circuits; Computer architecture; Delay; Energy consumption; Hysteresis; Inverters; Monitoring; Multiplexing; Resistors; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
Type :
conf
DOI :
10.1109/APCCAS.2008.4746038
Filename :
4746038
Link To Document :
بازگشت