DocumentCode :
2325549
Title :
Dynamically reconfigurable architecture for multi-rate compatible regular LDPC decoding
Author :
Nagashima, Akiyuki ; Imai, Yuta ; Togawa, Nozomu ; Yanagisawa, Masao ; Ohtsuki, Tatsuo
Author_Institution :
Dept. of Comput. Sci. & Eng., Waseda Univ., Tokyo
fYear :
2008
fDate :
Nov. 30 2008-Dec. 3 2008
Firstpage :
705
Lastpage :
708
Abstract :
Recently a demand for high-speed wireless network service on mobile devices is rapidly increasing. Error correcting codes are used to enhance network communication quality. Particularly, LDPC (low density parity check) codes show high throughput and achieve information rates very close to the Shannon limit. In this paper, we propose a dynamically reconfigurable architecture for multi-rate compatible regular LDPC decoding. Our proposed decoder deals with multi-rate codes by introducing a multi-rate compatible 1st-2nd minimum searching unit. The proposed decoder shows the better throughput over the wide range of S/N ratio compared to conventional rate-fixed LDPC decoders.
Keywords :
error correction codes; parity check codes; software radio; LDPC decoding; Shannon limit; decoder; error correcting codes; high-speed wireless network service; low density parity check codes; mobile devices; network communication quality enhancement; reconfigurable architecture; Approximation algorithms; Error correction codes; Information rates; Maximum likelihood decoding; Mobile communication; Parity check codes; Reconfigurable architectures; Sparse matrices; Throughput; Wireless networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
Type :
conf
DOI :
10.1109/APCCAS.2008.4746121
Filename :
4746121
Link To Document :
بازگشت