Title :
An FPGA implementation of a DWT with 5/3 filter using semi-programmable hardware
Author :
Yamawaki, Akira ; Morita, Kazuharu ; Iwane, Masahiko
Author_Institution :
Dept. of Eng., Kyushu Inst. of Technol., Kitakyushu
fDate :
Nov. 30 2008-Dec. 3 2008
Abstract :
The discrete wavelet transform with 5/3 filter of the JPEG2000 shows different memory access patterns according to the levels of decomposition. To make computation faster by hardware implementation, hiding memory access latency is important to improve a performance. The semi-programmable hardware (SPWH) as an intermediate hardware provides an efficient design method of a hardware with data prefetching to hide the memory access latency across the different memory access patterns. This paper describes the SPHW and demonstrates a mapping method for the DWT. The experimental result shows that the SPHW can significantly reduce a design burden and achieve a good performance.
Keywords :
discrete wavelet transforms; field programmable gate arrays; filters; image coding; 5/3 filter; DWT; FPGA implementation; JPEG2000; data prefetching; discrete wavelet transform; hardware implementation; memory access latency; memory access pattern; semiprogrammable hardware; DRAM chips; Data processing; Delay; Discrete wavelet transforms; Field programmable gate arrays; Filters; Hardware; Image coding; Prefetching; Samarium;
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
DOI :
10.1109/APCCAS.2008.4746122