DocumentCode :
2326000
Title :
CTH08-3: Reconfigurable Analog Decoder for a Serially Concatenated Convolutional Code
Author :
Amat, Alexandre Graell I ; Vogrig, Daniele ; Benedetto, Sergio ; Montorsi, Guido ; Neviani, Andrea ; Gerosa, Andrea
Author_Institution :
Electron. Dept., GET/ENST Bretagne, Brest
fYear :
2006
fDate :
Nov. 27 2006-Dec. 1 2006
Firstpage :
1
Lastpage :
6
Abstract :
In this paper, the design of a fully analog iterative decoder for a serially concatenated convolutional code is presented. The decoder is reconfigurable in both block length and code rate. An interleaver size up to 2400 bit is considered. The decoder core implements a single SISO working on a window of the whole code trellis. It is then reused several times to decode the two constituent codes. The resulting decoder performs iterations, but it is fully analog. The extrinsic information exchanged in the decoding process is stored in an analog memory and permuted through a reconfigurable interleaver. Behavioral analysis of the decoder as well as precision and mismatch impact on performance are reported in the paper.
Keywords :
concatenated codes; convolutional codes; interleaved codes; iterative decoding; trellis codes; SISO decoder; analog iterative decoder; analog memory; block length; code rate; performance mismatch impact; reconfigurable analog decoder; reconfigurable interleaver; serially concatenated convolutional code; single-input single-output; trellis code; Analog memory; Circuit testing; Concatenated codes; Convolutional codes; Data processing; Energy consumption; Iterative decoding; Performance analysis; Performance loss; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Global Telecommunications Conference, 2006. GLOBECOM '06. IEEE
Conference_Location :
San Francisco, CA
ISSN :
1930-529X
Print_ISBN :
1-4244-0356-1
Electronic_ISBN :
1930-529X
Type :
conf
DOI :
10.1109/GLOCOM.2006.77
Filename :
4150707
Link To Document :
بازگشت