Title :
Cycle-time-aware sequential way-access set-associative cache for low energy consumption
Author :
Ting, Chih-Hui ; Huang, Juinn-Dar ; Kao, Yu-Hsiang
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu
fDate :
Nov. 30 2008-Dec. 3 2008
Abstract :
In this paper, we exploit the concept of sequential way access to reduce the number of ways being activated on each access of set-associative cache for low energy consumption while maintaining performance. The proposed architecture accesses each way in sequence, and then eliminates subsequent accesses if a hit is detected. It features smart cache placement and replacement policies to minimize the number of required access cycles. It can also reduce the heavy fanout load of the hit-signal, which suppresses the possible increase of cache cycle time due to more complicated cache control mechanism. The experimental results show that a 32 KB 2-way sequential way-access set-associative cache reduces the energy consumption by 24% compared against a conventional 2-way set-associative cache with the same size at virtually no performance loss.
Keywords :
cache storage; content-addressable storage; cycle-time-aware sequential way-access set-associative cache; low energy consumption; memory size 32 KByte; smart cache placement; smart cache replacement; two-way sequential way-access set-associative cache; Computer vision; Delay; Energy consumption; Energy efficiency; Maintenance engineering; Performance loss; Power engineering and energy; Probes; Process design; Runtime;
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
DOI :
10.1109/APCCAS.2008.4746157