DocumentCode :
2326455
Title :
Skew variation compensating technique for clock mesh networks
Author :
Jung, Gunok ; Hong, Sahun ; Lee, Donggyu ; Park, Jinsoo ; Yi, Sangdon ; Kwon, Yohan ; Cho, Ukrae ; Park, Sung Bae
Author_Institution :
SOC R&D Center, Samsung Electron. Corp., Yongin
fYear :
2008
fDate :
Nov. 30 2008-Dec. 3 2008
Firstpage :
894
Lastpage :
897
Abstract :
This paper describes a clock skew variation compensating technique for maintaining the skew amount between local clock meshes which have relative skew between them due to PVT variations and unbalanced load distribution. A skew detector that senses skew amount between clock meshes and converts it to effective logic values with a digitally controlled delay set which corrects the clock skew of the meshes enables 72% reduction in skew variation, from 160 ps to 45.2 ps.
Keywords :
clocks; compensation; PVT variations; clock mesh networks; clock skew variation compensating technique; skew detector; unbalanced load distribution; Clocks; Delay; Detectors; Feeds; Large scale integration; Logic; Mesh networks; Phase detection; Pulse generation; Space vector pulse width modulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
Type :
conf
DOI :
10.1109/APCCAS.2008.4746167
Filename :
4746167
Link To Document :
بازگشت