Title :
Single-phase power-gating adiabatic flip-flops
Author :
Li, Hong ; Ye, Lifang ; Fu, Jinghong ; Hu, Jianping
Author_Institution :
Fac. of Inf. Sci. & Technol., Ningbo Univ., Ningbo
fDate :
Nov. 30 2008-Dec. 3 2008
Abstract :
This paper presents low-power power-gating adiabatic flip-flops using single-phase power-clock scheme. The proposed power-gating adiabatic flip-flops are realized with improved CAL (Clocked Adiabatic Logic) circuits. The refresh enable terminals are added for power-gating operation. A power-gating scheme for the single-phase adiabatic sequential circuits is described. The two power-gating switches are inserted between the single-phase power-clock and virtual power-clocks to detach power-gated sequential logic blocks and to refresh the storage value of power-gating adiabatic flip-flops during idle periods. A practical sequential system realized with the proposed single-phase power-gating adiabatic flip-flops is demonstrated. SPICE simulations show that energy loss of the single-phase adiabatic sequential circuits can be greatly reduced by shutting down adiabatic logic blocks during idle periods.
Keywords :
clocks; flip-flops; low-power electronics; power supply circuits; sequential circuits; SPICE simulations; adiabatic sequential circuits; energy loss; low-power power-gating adiabatic flip-flops; power-gating switches; single-phase power-clock scheme; CMOS logic circuits; CMOS technology; Circuit simulation; Clocks; Energy loss; Flip-flops; Logic circuits; MOSFETs; Recycling; Sequential circuits;
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
DOI :
10.1109/APCCAS.2008.4746184