DocumentCode :
2327014
Title :
Efficient cell characterization for SSTA
Author :
Zang, Naeun ; Park, Eunsuk ; Kim, Juho
Author_Institution :
Dept. of Comput. Sci. & Eng., Sogang Univ., Seoul
fYear :
2008
fDate :
Nov. 30 2008-Dec. 3 2008
Firstpage :
1012
Lastpage :
1015
Abstract :
Statistical static timing analysis(SSTA) is an emerging technique that addresses increasing process variation effects on circuit behavior for designs at 65 nm and below. SSTA offers a number of advantages over traditional corner based static timing analysis(STA), most notably it provides a more realistic estimation of timing relative to actual silicon performance. Accurate statistical timing analysis needs accurate statistical cell models, which in turn requires a new approach to cell library characterization. A statistical cell characterization system must adequately capture the effects of variation, while simultaneously maintaining fast turnaround time to avoid being the bottleneck in the statistical analysis flow. In this paper, we review various issues in statistical timing analysis. We also describe an efficient library characterization methodology which can reduce the time needed to construct statistical cell library using interpolation.
Keywords :
integrated circuits; interpolation; statistical analysis; SSTA; cell library characterization; circuit behavior; interpolation; process variation effects; statistical analysis flow; statistical cell library; statistical static timing analysis; Circuit simulation; Computer science; Fluctuations; Libraries; Manufacturing processes; Performance analysis; Semiconductor device modeling; Statistical analysis; Threshold voltage; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
Type :
conf
DOI :
10.1109/APCCAS.2008.4746196
Filename :
4746196
Link To Document :
بازگشت