DocumentCode :
2328171
Title :
Compiling image processing applications to reconfigurable hardware
Author :
Rinker, Robert ; Hammes, Jeff ; Najjar, Walid A. ; Böhm, Wim ; Draper, Bruce
Author_Institution :
Dept. of Comput. Sci., Colorado State Univ., Fort Collins, CO, USA
fYear :
2000
fDate :
2000
Firstpage :
56
Lastpage :
65
Abstract :
This paper describes the compilation of high-level language programs written in a single-assignment language called SA-C into the binary codes used for programming reconfigurable hardware. The primary application domain is image processing. The paper describes the SA-C language, the compiler and the optimizations it performs, the process of converting the intermediate form called dataflow graphs into VHDL, and the generation of hardware configuration codes. Performance data on a typical image processing program, written in SA-C and executed on a reconfigurable computing system, is presented and compared to a hand-written VHDL version and a C version running on conventional processors
Keywords :
data flow graphs; hardware description languages; image processing; optimising compilers; parallel architectures; reconfigurable architectures; SA-C; VHDL; binary codes; compilation; dataflow graphs; hardware configuration codes; high-level language programs; reconfigurable computing system; single-assignment language; Hardware; Image processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architectures, and Processors, 2000. Proceedings. IEEE International Conference on
Conference_Location :
Boston, MA
ISSN :
2160-0511
Print_ISBN :
0-7695-0716-6
Type :
conf
DOI :
10.1109/ASAP.2000.862378
Filename :
862378
Link To Document :
بازگشت