Title :
A top-down, mixed-level design methodology for CT BP ΔΣ modulator using verilog-A
Author :
Chu, Hung-Yuan ; Yang, Chun-Hung ; Leng, Chi-Wai ; Tsai, Chien-Hung
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan
fDate :
Nov. 30 2008-Dec. 3 2008
Abstract :
This paper presents a design methodology of a continuous-time (CT) Band-pass (BP) DeltaSigma modulator which can improve the design procedure. The proposed top-down, mixed-level design platform is implemented under Cadencepsilas Spectre environment using Verilog-A. A 2nd order CT BP DeltaSigma modulator for WCDMA applications. The central frequency of this modulator is at 100 MHz and the quantizer operates at 400 MHz clock frequency. The modulator is designed using TSMC 0.35 mum CMOS technology with a supply voltage of 3.3 V. The simulated maximum SNDR is 40 dB for a 3.84 MHz bandwidth, which corresponds to a resolution of 6 bits.
Keywords :
delta-sigma modulation; hardware description languages; CMOS technology; Cadencepsilas Spectre environment; WCDMA application; bandwidth 3.48 MHz; clock frequency; continuous-time band-pass delta-sigma modulator; frequency 100 MHz; frequency 400 MHz; mixed-level design methodology; top-down design methodology; verilog-A; voltage 3.3 V; word length 6 bit; Bandwidth; CMOS technology; Circuit simulation; Design methodology; Digital modulation; Frequency modulation; Hardware design languages; Mathematical model; Multiaccess communication; SPICE;
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
DOI :
10.1109/APCCAS.2008.4746289