DocumentCode :
2330564
Title :
A proposed FPGA-based parallel architecture for matrix multiplication
Author :
Qasim, Syed Manzoor ; Abbasi, Shuja Ahmad ; Almashary, Bandar
Author_Institution :
Dept. of Electr. Eng., King Saud Univ., Riyadh
fYear :
2008
fDate :
Nov. 30 2008-Dec. 3 2008
Firstpage :
1763
Lastpage :
1766
Abstract :
Matrix multiplication is a computation intensive operation and plays an important role in many scientific and engineering applications. For high performance applications, this operation must be realized in hardware. This paper presents a parallel architecture for the multiplication of two matrices using field programmable gate array (FPGA). The proposed architecture employs advanced design techniques and exploits architectural features of FPGA. Results show that it provides performance improvements over previously reported hardware implementation. FPGA implementation results are presented and discussed.
Keywords :
digital arithmetic; field programmable gate arrays; logic design; matrix multiplication; parallel architectures; FPGA-based parallel architecture design; field programmable gate array; matrix multiplication; Application specific integrated circuits; Arithmetic; Computer architecture; Concurrent computing; Design engineering; Field programmable gate arrays; Frequency; Hardware; Parallel architectures; Systolic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
Type :
conf
DOI :
10.1109/APCCAS.2008.4746382
Filename :
4746382
Link To Document :
بازگشت