DocumentCode :
2330807
Title :
A novel dynamic reconfigurable VLSI architecture for H.264 transforms
Author :
Wei, Cao ; Hui, Hou ; Jinmei, Lai ; Jiarong, Tong ; Hao, Min
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai
fYear :
2008
fDate :
Nov. 30 2008-Dec. 3 2008
Firstpage :
1810
Lastpage :
1813
Abstract :
The 4times4 integer transforms are adopted in the MPEG-4 AVC /H.264 standard. In this paper, two novel signal flow graphs of the 4times4 forward and inverse transforms for H.264 are proposed. A new dynamic reconfigurable architecture without using transpose memory for the multiple transforms is proposed on the basis of the new SFGs. Our design is implemented with 0.18 mum CMOS technology. Under a clock frequency of 200 Mhz, the architecture allows the real-time processing of 4096times2048 at 30 fps with the area cost of 5140 gates and the power dissipation of 15.64 mW.
Keywords :
CMOS integrated circuits; VLSI; inverse problems; reconfigurable architectures; transform coding; video coding; CMOS; H.264 transforms; MPEG-4 AVC H.264 standard; dynamic reconfigurable VLSI architecture; frequency 200 MHz; integer transforms; inverse transforms; power 15.64 mW; signal flow graphs; size 0.18 micron; Automatic voltage control; CMOS technology; Clocks; Costs; Flow graphs; Frequency; MPEG 4 Standard; Power dissipation; Reconfigurable architectures; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
Type :
conf
DOI :
10.1109/APCCAS.2008.4746394
Filename :
4746394
Link To Document :
بازگشت