DocumentCode :
2333138
Title :
Two VLSI structures for implementing the gray level co-occurrence method
Author :
Barbir, A.O. ; Ng, C.T. ; Teague, D.
Author_Institution :
Dept. of Comput. Sci., Western Carolina Univ., Cullowhee, NC, USA
fYear :
1990
fDate :
11-13 Mar 1990
Firstpage :
315
Lastpage :
318
Abstract :
The gray-level co-occurrence (GLC) method is a powerful technique that computes several GLC matrices on subregions of an image to measure its textural qualities. The method is not suitable for real-time image analysis and pattern recognition because of its high compute time. The authors propose a systolic array and a parallel architecture for evaluating the algorithm in an optimum time. Novel features of the structures include the minimization of intermediate I/O operations and the use of current existing hardware devices. The architectures are time optimal and are suitable for algorithm partitioning
Keywords :
VLSI; computerised pattern recognition; computerised picture processing; matrix algebra; parallel architectures; VLSI structures; algorithm partitioning; gray level co-occurrence method; matrices; parallel architecture; systolic array; textural qualities; time optimal; Algorithm design and analysis; Computational modeling; Computer science; Histograms; Image analysis; Image texture analysis; Parallel architectures; Pattern recognition; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Theory, 1990., Twenty-Second Southeastern Symposium on
Conference_Location :
Cookeville, TN
ISSN :
0094-2898
Print_ISBN :
0-8186-2038-2
Type :
conf
DOI :
10.1109/SSST.1990.138162
Filename :
138162
Link To Document :
بازگشت