DocumentCode :
233459
Title :
UI-route: An ultra-fast incremental maze routing algorithm
Author :
Tsung-wei Huang ; Pei-Ci Wu ; Wong, Martin D.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Illinois at Urbana-Champaign, Urbana, IL, USA
fYear :
2014
fDate :
1-1 June 2014
Firstpage :
1
Lastpage :
8
Abstract :
Grid-based maze routing is a fundamental problem in electronic-design-automation (EDA) domain. A core primitive deals with a large query set about route connectivity subject to incremental changes on grid graph. Existing approaches pertain to batch processing, where each route query is independently and repeatedly solved by a routing procedure. Few researches so far discuss an efficient utilization of search knowledge in incremental fashion, which could dramatically speed up the search. Unfortunately, existing algorithms nearly rely on irregular and highly divergent search space, imposing acceleration challenges on refitting them to incremental version. Consequently, in this paper we present UI-Route, an ultra-fast incremental maze routing algorithm in grid environment. UI-Route is unique in breaking route equivalence, proving that a huge amount of equivalent search efforts can be optimally and incrementally eliminated. Equivalence breaking enables regularized search space, delivering well-tabulated search knowledge through the incremental processing. Moreover UI-Route is largely orthogonal to many applications built upon maze routing and therefore can seamlessly substitute for speedup. Experimental results on a set of modern circuit benchmarks demonstrate that UI-Route achieves prominent speedup over existing algorithms.
Keywords :
batch processing (industrial); electronic design automation; graph theory; integrated circuit design; network routing; EDA; UI-route; batch processing; electronic design automation; equivalence breaking; grid based maze routing; grid graph; route connectivity; route equivalence; route query; search knowledge; ultra-fast incremental maze routing algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Level Interconnect Prediction (SLIP), 2014 ACM/IEEE International Workshop on
Conference_Location :
San Francisco, CA
Type :
conf
DOI :
10.1145/2633948.2633952
Filename :
6896583
Link To Document :
بازگشت